

November 2007

## FDJ129P

## P-Channel -2.5 Vgs Specified PowerTrench® MOSFET

## **General Description**

This P-Channel -2.5V specified MOSFET uses Fairchild's advanced low voltage PowerTrench process. It has been optimized for battery power management applications.

## **Applications**

- Battery management
- Load switch

## **Features**

- -4.2 A, -20 V.  $R_{DS(ON)}$  = 70 m $\Omega$  @  $V_{GS}$  = -4.5 V  $R_{DS(ON)}$  = 120 m $\Omega$  @  $V_{GS}$  = -2.5 V
- · Low gate charge
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- Compact industry standard SC75-6 surface mount package
- RoHS Compliant







## Absolute Maximum Ratings TA=25°C unless otherwise noted

| Symbol            | Parameter                                        |           | Ratings     | Units |
|-------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>  | Drain-Source Voltage                             |           | -20         | V     |
| $V_{GSS}$         | Gate-Source Voltage                              |           | ± 12        | V     |
| I <sub>D</sub>    | Drain Current - Continuous                       | (Note 1a) | -4.2        | Α     |
|                   | – Pulsed                                         |           | <b>–16</b>  |       |
| $P_D$             | Power Dissipation for Single Operation           | (Note 1a) | 1.6         | W     |
| $T_J$ , $T_{STG}$ | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

## **Thermal Characteristics**

| R <sub>B.IA</sub> Thermal Resistance, Juncti | on-to-Ambient (Note 1a) | 77 | °C/W |
|----------------------------------------------|-------------------------|----|------|
|----------------------------------------------|-------------------------|----|------|

**Package Marking and Ordering Information** 

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| .A             | FDJ129P | 7"        | 8mm        | 3000 units |

| Symbol                                        | Parameter                                         | Test Conditions                                                                                                                                                   | Min  | Тур            | Max              | Units |
|-----------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------------------|-------|
| Off Char                                      | acteristics                                       | 1                                                                                                                                                                 | ı    | I              | <u>I</u>         |       |
| BV <sub>DSS</sub>                             | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                                                                           | -20  |                |                  | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔΤ <sub>J</sub>   | Breakdown Voltage Temperature Coefficient         | $I_D$ = -250 $\mu$ A,Referenced to 25°C                                                                                                                           |      | -18            |                  | mV/°C |
| I <sub>DSS</sub>                              | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                   |      |                | -1               | μА    |
| I <sub>GSSF</sub>                             | Gate-Body Leakage, Forward                        | V <sub>GS</sub> = 12 V, V <sub>DS</sub> = 0 V                                                                                                                     |      |                | 100              | nA    |
| I <sub>GSSR</sub>                             | Gate–Body Leakage, Reverse                        | $V_{GS} = -12 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                    |      |                | -100             | nA    |
| On Chara                                      | acteristics (Note 2)                              |                                                                                                                                                                   |      |                |                  |       |
| $V_{GS(th)}$                                  | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                             | -0.6 | -1.1           | -1.5             | V     |
| <u>ΔV<sub>GS(th)</sub></u><br>ΔT <sub>J</sub> | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A,Referenced to 25°C                                                                                                                           |      | 3              |                  | mV/°C |
| R <sub>DS(on)</sub>                           | Static Drain–Source<br>On–Resistance              | $V_{GS} = -4.5 \text{ V}, I_D = -4.2 \text{ A}$ $V_{GS} = -2.5 \text{ V}, I_D = -3.3 \text{ A}$ $V_{GS} = -4.5 \text{ V}, I_D = -4.2, T_J = 125 ^{\circ}\text{C}$ |      | 54<br>91<br>72 | 70<br>120<br>100 | mΩ    |
| I <sub>D(on)</sub>                            | On–State Drain Current                            | $V_{GS} = -4.5 \text{ V}, I_D = -4.2, T_J = 125^{\circ}\text{C}$<br>$V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$                                              | -8   |                |                  | Α     |
| <b>g</b> <sub>FS</sub>                        | Forward Transconductance                          | $V_{DS} = -5 \text{ V},  I_{D} = -4.2 \text{ A}$                                                                                                                  |      | 11             |                  | S     |
| Dynamic                                       | Characteristics                                   |                                                                                                                                                                   |      |                | •                | •     |
| C <sub>iss</sub>                              | Input Capacitance                                 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                   |      | 585            | 780              | pF    |
| C <sub>oss</sub>                              | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                       |      | 124            | 170              | pF    |
| C <sub>rss</sub>                              | Reverse Transfer Capacitance                      | 1                                                                                                                                                                 |      | 61             | 95               | pF    |
| Switchin                                      | g Characteristics (Note 2)                        |                                                                                                                                                                   |      |                |                  |       |
| $t_{d(on)}$                                   | Turn–On Delay Time                                | $V_{DD} = -10 \text{ V},  I_{D} = -1 \text{ A},$                                                                                                                  |      | 10             | 20               | ns    |
| t <sub>r</sub>                                | Turn-On Rise Time                                 | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 6 $\Omega$                                                                                                                         |      | 9              | 18               | ns    |
| t <sub>d(off)</sub>                           | Turn-Off Delay Time                               | 7                                                                                                                                                                 |      | 17             | 30               | ns    |
| t <sub>f</sub>                                | Turn–Off Fall Time                                | 1                                                                                                                                                                 |      | 10             | 20               | ns    |
| Qg                                            | Total Gate Charge                                 | $V_{DS} = -10 \text{ V}, I_D = -4.2 \text{ A},$                                                                                                                   |      | 4              | 6                | nC    |
| Q <sub>gs</sub>                               | Gate-Source Charge                                | V <sub>GS</sub> = -4.5 V                                                                                                                                          |      | 1.1            |                  | nC    |
| $Q_{gd}$                                      | Gate-Drain Charge                                 |                                                                                                                                                                   |      | 1.2            |                  | nC    |
| Drain-Sc                                      | ource Diode Characteristics a                     | and Maximum Ratings                                                                                                                                               |      |                |                  |       |
| $V_{SD}$                                      | Drain-Source Diode Forwar Voltage                 | $V_{GS} = 0 \text{ V},  I_S = -1.5 \text{ A}  \text{(Note 2)}$                                                                                                    |      | -0.7           | -1.2             | V     |
| t <sub>rr</sub>                               | Diode Reverse Recovery Time                       | $I_F = -4.2 \text{ A},$                                                                                                                                           |      | 16             |                  | nS    |
| Q <sub>rr</sub>                               | Diode Reverse Recovery Charge                     | $d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                                                                                                          |      | 13             | 1                | nC    |

#### Notes

1. R<sub>0,1A</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,0</sub> is guaranteed by design while R<sub>0,0</sub> is determined by the user's board design.



a) 77°C/W when mounted on a 1in² pad of 2 oz copper.



b) 110°C/W when mounted on a minimum pad of 2 oz copper.

Scale 1 : 1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

## **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation withTemperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

## **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.





Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

## **Dimensional Outline and Pad Layout** PKG Œ PKG 0.30 MIN-Œ 6 DRAIN TERMINAL 2.35 MIN PKG L PKG Q 0.50 MIN 3 3 1 0.275 0.125 (0.20)0.50 ◆ 0.075M A B 1.00 0.50 LAND PATTERN RECOMMENDATION 1.00 PKG Ę PKG Œ 0.225 0.075 0.80 0.65 1.075 0.925 SEATING PLANE PKG (0.24)DRAIN NOTES: UNLESS OTHERWISE SPECIFIED NO PACKAGE STANDARD REFERENCE AS OF JULY 13, 2000. ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. PKG Q (0.75)(1.20)**BOTTOM VIEW**



#### **TRADEMARKS**

The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx <sup>®</sup>                   | Green FPS™              | Power247 <sup>®</sup>      | SuperSOT™-8            |
|-------------------------------------|-------------------------|----------------------------|------------------------|
| Build it Now™                       | Green FPS™ e-Series™    | POWEREDGE <sup>®</sup>     | SyncFET™               |
| CorePLUS™                           | GTO™                    | Power-SPM™                 | The Power Franchise®   |
| CROSSVOLT™                          | i-Lo™                   | PowerTrench <sup>®</sup>   | p wer'                 |
| CTL™                                | IntelliMAX™             | Programmable Active Droop™ | franchise              |
| Current Transfer Logic™             | ISOPLANAR™              | QFET <sup>®</sup>          | TinyBoost™             |
| E <u>co</u> SPARK <sup>®</sup>      | MegaBuck™               | QS™                        | TinyBuck™              |
| <b>₽</b> ®                          | MICROCOUPLER™           | QT Optoelectronics™        | TinyLogic <sup>®</sup> |
| Fairchild®                          | MicroFET™               | Quiet Series™              | TINYOPTO™              |
| Fairchild Semiconductor®            | MicroPak™               | RapidConfigure™            | TinyPower™             |
| FACT Quiet Series™                  | MillerDrive™            | SMART START™               | TinyPWM™               |
| FACT <sup>®</sup>                   | Motion-SPM™             | SPM <sup>®</sup>           | TinyWire™              |
| FAST <sup>®</sup>                   | OPTOLOGIC <sup>®</sup>  | STEALTH™                   | µSerDes™               |
| FastvCore™                          | OPTOPLANAR <sup>®</sup> | SuperFET™                  | UHC®                   |
| FPS™                                | (J) (®                  | SuperSOT™-3                | UniFET™                |
| FRFET®                              | PDP-SPM™                | SuperSOT™-6                | VCX™                   |
| Global Power Resource <sup>SM</sup> | Power220 <sup>®</sup>   |                            |                        |

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.  Rev. I31                            |

# www.s-manuals.com