

[Sample &](http://www.ti.com/product/TPS51125?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy



# **[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125)**

SLUS786H –OCTOBER 2007–REVISED JANUARY 2015

Support & **[Community](http://www.ti.com/product/TPS51125?dcmp=dsproject&hqs=support&#community)** 

으리

# **TPS51125 Dual-Synchronous, Step-Down Controller With Out-of-Audio™ Operation and 100-mA LDOS for Notebook System Power**

**Technical** [Documents](http://www.ti.com/product/TPS51125?dcmp=dsproject&hqs=td&#doctype2)

- <span id="page-0-3"></span>
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- QFN, 24-Pin (RGE)

# <span id="page-0-2"></span>**2 Applications**

- Notebook Computers
- <span id="page-0-0"></span>
- System Power Supplies

## <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/TPS51125?dcmp=dsproject&hqs=sw&#desKit)** 

Wide Input Voltage Range: 5.5 V to 28 V The TPS51125 is a cost-effective, dual-synchronous buck controller targeted for notebook system power Put Voltage Range: 2 V to 5.5 V<br>
Supply solutions. The device provides 5-V and 3.3-V<br>
LDOs and requires few external components. The • Built-In 100-mA, 5-V and 3.3-V LDO With LDOs and requires few external components. The 270-kHz VCLK output can be used to drive an Built-In 1% 2-V Reference Output external charge pump, thus generating gate drive voltage for the load switches without reducing the efficiency of the main converter. The TPS51125 Vith or Without Out-of-Audio™ Mode Selectable<br>
Light-Load and PWM-Only Operation<br>
Internal 1.6-ms Voltage Servo Soft-Start<br>
Internal 1.6-ms Voltage Servo Soft-Start<br>
Internal 1.6-ms Voltage Servo Soft-Start<br>
Internal 1.6provides a combined power-good signal. Out-of-Adaptive On-Time Control Architecture With Four Audio mode light-load operation enables low acoustic Selectable Frequency Setting **Exercise 2018** noise at much higher efficiency than conventional For the Capture of Puring terms of the term of the term of the CAP™ • 4500 ppm/°C R<sub>DS(on)</sub> Current Sensing control provides convenient and efficient operation.<br>Built-In Output Discharge **control provides convenient and e** The part operates with supply input voltages ranging • Powergood Output **From 5.5 V** to 28 V and supports output voltages from F.5 V to 28 V and supports output voltages from  $\overline{P}$  2 V to 5.5 V. The TPS51125 is available in a 24-pin 2 V to 5.5 V. The TPS5T125 is available in a 24-pin<br>QFN package and is specified from -40°C to 85°C<br>ambient temperature range ambient temperature range.

#### **Device Information[\(1\)](#page-0-0)**



I/O Supplies **Access 20 and 10** available packages, see the orderable addendum at the end of the datasheet.

#### **Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





#### **[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125) [www.ti.com](http://www.ti.com)** SLUS786H –OCTOBER 2007–REVISED JANUARY 2015

# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



**[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125)** SLUS786H –OCTOBER 2007–REVISED JANUARY 2015 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

# **Pin Functions (continued)**





## <span id="page-4-0"></span>**6 Specifications**

### <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings(1)**

over operating free-air temperature range (unless otherwise noted)

<span id="page-4-5"></span>

<span id="page-4-4"></span>(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-4-3) Operating [Conditions](#page-4-3)* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltage values are with respect to the corresponding LLx terminal.

## <span id="page-4-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-4-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



**EXAS** 

#### <span id="page-5-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

#### <span id="page-6-0"></span>**6.5 Electrical Characteristics**





(1) Ensured by design. Not production tested.

# **Electrical Characteristics (continued)**

over operating free-air temperature range, VIN = 12 V (unless otherwise noted)





## **Electrical Characteristics (continued)**

over operating free-air temperature range, VIN = 12 V (unless otherwise noted)



**[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125)** SLUS786H –OCTOBER 2007–REVISED JANUARY 2015 **[www.ti.com](http://www.ti.com)**



### **6.6 Typical Characteristics**

<span id="page-9-0"></span>



















## <span id="page-14-0"></span>**7 Detailed Description**

#### <span id="page-14-1"></span>**7.1 Overview**

The TPS51125 is a cost-effective, dual-synchronous buck controller targeted for notebook system-power supply solutions. It provides 5 V and 3.3 V LDOs and requires few external components. With D-CAP™ control mode implemented, compensation network can be removed. Besides, the fast transient response also reduced the output capacitance.

### <span id="page-14-2"></span>**7.2 Functional Block Diagram**







## **Functional Block Diagram (continued)**







#### <span id="page-16-0"></span>**7.3 Feature Description**

#### **7.3.1 PWM Operations**

The main control loop of the switch mode power supply (SMPS) is designed as an adaptive on-time pulse width

modulation (PWM) controller. It supports a proprietary D-CAP mode. D-CAP mode does not require external compensation circuit and is suitable for low external component count configuration when used with appropriate amount of ESR at the output capacitor(s).

At the beginning of each cycle, the synchronous top MOSFET is turned on, or becomes ON state. This MOSFET is turned off, or becomes OFF state, after internal one-shot timer expires. This one shot is determined by  $V_{IN}$  and  $V_{\text{OUT}}$  to keep frequency fairly constant over input voltage range, hence it is called adaptive on-time control. The MOSFET is turned on again when the feedback point voltage, VFB, decreased to match with internal 2-V reference. The inductor current information is also monitored and should be below the overcurrent threshold to initiate this new cycle. Repeating operation in this manner, the controller regulates the output voltage. The synchronous bottom or the "rectifying" MOSFET is turned on at the beginning of each OFF state to keep the conduction loss minimum.The rectifying MOSFET is turned off before the top MOSFET turns on at next switching cycle or when inductor current information detects zero level. In the auto-skip mode or the OOA skip mode, this enables seamless transition to the reduced frequency operation at light load condition so that high efficiency is kept over broad range of load current.

#### **7.3.2 Adaptive On-Time Control and PWM Frequency**

TPS51125 does not have a dedicated oscillator onboard. However, the part runs with pseudo-constant frequency by feed-forwarding the input and output voltage into the on-time, one-shot timer. The on-time is controlled inverse proportional to the input voltage and proportional to the output voltage so that the duty ratio will be kept as VOUT/VIN technically with the same cycle time. The frequencies are set by TONSEL terminal connection as [Table](#page-16-1) 1.

<span id="page-16-1"></span>

#### **Table 1. Tonsel Connection and Switching Frequency**

#### **7.3.3 Loop Compensation**

From small-signal loop analysis, a buck converter using D-CAPTM mode can be simplified as shown in [Figure](#page-17-0) 31.



**Figure 31. Simplifying the Modulator**

<span id="page-17-0"></span>The output voltage is compared with internal reference voltage after divider resistors, R1 and R2. The PWM comparator determines the timing to turn on high-side MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each on cycle substantially constant. For the loop stability, the 0dB frequency,  $\mathsf{f}_0$ , defined below need to be lower than 1/4 of the switching frequency.

$$
f_0 = \frac{1}{2\pi \times \text{ESR} \times C_O} \le \frac{f_{SW}}{4}
$$
 (1)

As  $\rm{f_{0}}$  is determined solely by the characteristics of the output capacitor, loop stability of D-CAP mode is determined by the chemistry of the capacitor. For example, specialty polymer capacitors (SP-CAP) have Co in the order of several 100 μF and ESR in range of 10 mΩ. These will make f $_0$  in the order of 100 kHz or less and the loop will be stable. However, ceramic capacitors have  $f_0$  at more than 700 kHz, which is not suitable for this operational mode.

#### **7.3.4 Ramp Signal**

The TPS51125 adds a ramp signal to the 2-V reference in order to improve its jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the S/N ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jitter and stable. The ramp signal is controlled to start with –20 mV at the beginning of ON-cycle and to become 0 mV at the end of OFF-cycle in steady state. By using this scheme, the TPS51125 improve jitter performance without sacrificing the reference accuracy.

#### **7.3.5 Light-Load Condition in Auto-Skip Operation**

The TPS51125 automatically reduces switching frequency at light-load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly and without increase of  $V_{\text{OUT}}$  ripple. Detail operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its 'valley' touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. As the load current further decreased, the converter runs in discontinuous



conduction mode and it takes longer and longer to discharge the output capacitor to the level that requires next ON cycle. The ON time is kept the same as that in the heavy load condition. In reverse, when the output current increase from light load to heavy load, switching frequency increases to the preset value as the inductor current reaches to the continuous conduction. The transition load point to the light load operation  $I_{\text{OUT}(L)}$  (that is, the threshold between continuous and discontinuous conduction mode) can be calculated as follows;

$$
I_{OUT(LL)} = \frac{1}{2 \times L \times f} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}
$$

where

• *f* is the PWM switching frequency (2)

Switching frequency versus output current in the light load condition is a function of L, V<sub>IN</sub> and V<sub>OUT</sub>, but it decreases almost proportional to the output current from the  $I_{\text{OUT}(L)}$  given above. For example, it will be 60 kHz at  $I_{\text{OUT}}/5$  if the frequency setting is 300 kHz.

#### **7.3.6 Out-of-Audio Light-Load Operation**

Out-of-Audio (OOA) light-load mode is a unique control feature that keeps the switching frequency above acoustic audible frequencies toward virtually no load condition while maintaining best of the art high conversion efficiency. When the Out-of-Audio operation is selected, OOA control circuit monitors the states of both MOSFET and force to change into the ON state if both of MOSFETs are off for more than 32 μs. This means that the top MOSFET is turned on even if the output voltage is higher than the target value so that the output capacitor is tends to be overcharged.

The OOA control circuit detects the over-voltage condition and begins to modulate the on time to keep the output voltage regulated. As a result, the output voltage becomes 0.5% higher than normal light-load operation.

#### **7.3.7 VREG5/VREG3 Linear Regulators**

There are two sets of 100-mA standby linear regulators which outputs 5 V and 3.3 V, respectively. The VREG5 serves as the main power supply for the analog circuitry of the device and provides the current for gate drivers. The VREG3 is intended mainly for auxiliary 3.3-V supply for the notebook system during standby mode.

Add a ceramic capacitor with a value of at least 33 μF and place it close to the VREG5 pin, and add at most 10 μF to the VREG3 pin. Total capacitance connected to the VREG3 pin should not exceed 10 μF.

#### **7.3.8 VREG5 Switch Over**

When the VO1 voltage becomes higher than 4.7 V AND channel-1 internal powergood flag is generated, internal 5-V LDO regulator is shut off and the VREG5 output is connected to VO1 by internal switch over MOSFET. The 510-μs powergood delay helps a switch over without glitch.

#### **7.3.9 VREG3 Switch Over**

When the VO2 voltage becomes higher than 3.15 V AND channel-2 internal powergood flag is generated, internal 3.3-V LDO regulator is shut off and the VREG3 output is connected to VO2 by internal switch over MOSFET. The 510-μs powergood delay helps a switch over without glitch.

#### **7.3.10 Powergood**

The TPS51125 has one powergood output that indicates 'high' when both switcher outputs are within the targets (AND gated). The powergood function is activated with 2-ms internal delay after ENTRIPx goes high. If the output voltage becomes within +/-5% of the target value, internal comparators detect power good state and the powergood signal becomes high after 510-μs internal delay. Therefore PGOOD goes high around 2.5 ms after ENTRIPx goes high. If the output voltage goes outside of +/-10% of the target value, the powergood signal becomes low after 2-μs internal delay. The powergood output is an open-drain output and is needed to be pulled up outside.

Also note that, in the case of Auto-skip or Out-of-Audio™ mode, if the output voltage goes +10% above the target value and the power-good signal flags low, then the loop attempts to correct the output by turning on the low-side driver (forced PWM mode). After the feedback voltage returns to be within +5% of the target value and the power-good signal goes high, the controller returns back to auto-skip mode or Out-of-Audio mode.

Copyright © 2007–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS786H&partnum=TPS51125) Feedback* 19

**[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125)** SLUS786H –OCTOBER 2007–REVISED JANUARY 2015 **[www.ti.com](http://www.ti.com)**



#### **7.3.11 Output Discharge Control**

When ENTRIPx is low, the TPS51125 discharges outputs using internal MOSFET which is connected to VOx and GND. The current capability of these MOSFETs is limited to discharge slowly.

#### **7.3.12 Low-Side Driver**

The low-side driver is designed to drive high current low  $R_{DS(on)}$  N-channel MOSFETs. The drive capability is represented by its internal resistance, which are 4  $\Omega$  for VREG5 to DRVLx and 1.5  $\Omega$  for DRVLx to GND. A dead time to prevent shoot through is internally generated between top MOSFET off to bottom MOSFET on, and bottom MOSFET off to top MOSFET on. 5-V bias voltage is delivered from VREG5 supply. The instantaneous drive current is supplied by an input capacitor connected between VREG5 and GND. The average drive current is equal to the gate charge at  $Vgs = 5 V$  times switching frequency. This gate drive current as well as the highside gate drive current times 5 V makes the driving power which need to be dissipated from TPS51125 package.

#### **7.3.13 High-Side Driver**

The high-side driver is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFETs. When configured as a floating driver, 5-V bias voltage is delivered from VREG5 supply. The average drive current is also calculated by the gate charge at Vgs = 5 V times switching frequency. The instantaneous drive current is supplied by the flying capacitor between VBSTx and LLx pins. The drive capability is represented by its internal resistance, which are 4 Ω for VBSTx to DRVHx and 1.5Ω for DRVHx to LLx.

#### **7.3.14 VCLK for Charge Pump**

270-kHz clock signal can be used for charge pump circuit to generate approximately 15-V dc voltage. The clock signal becomes available when EN0 becomes higher than 2.4 V or open state. Example of control circuit is shown in [Figure](#page-19-0) 32. Note that the clock driver uses VO1 as its power supply. Regardless of enable or disable of VCLK, power consumption of the TPS51125 is almost the same. Therefore even if VCLK is not used, one can let EN0 pin open or supply logic 'high', as shown in [Figure](#page-19-0) 32, and let VCLK pin open. This approach further reduces the external part count.



<span id="page-19-0"></span>(a) Control by MOSFET switch (b) Control by Logic

**Figure 32. Control Example of EN0 Master Enable**





**Figure 33. 15-V / 10-mA Charge Pump Configuration**

#### **7.3.15 Current Protection**

TPS51125 has cycle-by-cycle over current limiting control. The inductor current is monitored during the OFF state and the controller keeps the OFF state during the inductor current is larger than the over current trip level. In order to provide both good accuracy and cost effective solution, TPS51125 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. ENTRIPx pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . ENTRIPx terminal sources  $I_{TRIP}$  current, which is 10 µA typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as below. Note that the  $V_{TRIP}$  is limited up to about 205 mV internally.

$$
V_{TRIP}(mV) = \frac{R_{TRIP}(k\Omega) \times I_{TRIP}(\mu A)}{9} - 24(mV)
$$
\n(3)

External leakage current to ENTRIPx pin should be minimized to obtain accurate OCL trip voltage.

 $(mV) = \frac{R_{TRIP} (k\Omega) \times I_{TRIP} (\mu A)}{9} - 24 (mV)$ <br>
kage current to ENTRIPx pin should be m<br>
r current is monitored by the voltage b<br>
o the drain terminal of the bottom MOSI<br>
the temperature dependency of the R<sub>DS</sub><br>
hould be conne The inductor current is monitored by the voltage between GND pin and LLx pin so that LLx pin should be connected to the drain terminal of the bottom MOSFET properly. Itrip has 4500 ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . GND is used as the positive current sensing node so that GND should be connected to the proper current sensing device, i.e. the source terminal of the bottom MOSFET.

<span id="page-20-0"></span>As the comparison is done during the OFF state,  $V_{TRIP}$  sets valley level of the inductor current. Thus, the load current at over current threshold,  $I_{OCP}$ , can be calculated in [Equation](#page-20-0) 4.

$$
I_{OCP} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{I_{RIPPLE}}{2} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{2 \times L \times f} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}
$$
(4)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it ends up with crossing the under voltage protection threshold and shutdown both channels.

#### **7.3.16 Overvoltage and Undervoltage Protection**

TPS51125 monitors a resistor divided feedback voltage to detect over and undervoltage. When the feedback voltage becomes higher than 115% of the target voltage, the OVP comparator output goes high and the circuit latches as the top MOSFET driver OFF and the bottom MOSFET driver ON.

Copyright © 2007–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS786H&partnum=TPS51125) Feedback* 21



Also, TPS51125 monitors VOx voltage directly and if it becomes greater than 5.75 V the TPS51125 turns off the top MOSFET driver.

When the feedback voltage becomes lower than 60% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 32 μs, TPS51125 latches OFF both top and bottom MOSFETs drivers, and shut off both drivers of another channel. This function is enabled after 2 ms following ENTRIPx has become high.

#### **7.3.17 UVLO Protection**

TPS51125 has VREG5 undervoltage lockout protection (UVLO). When the VREG5 voltage is lower than UVLO threshold voltage both switch mode power supplies are shut off. This is nonlatch protection. When the VREG3 voltage is lower than (VO2 - 1 V), both switch mode power supplies are also shut off.

#### **7.3.18 Thermal Shutdown**

TPS51125 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 150°C), TPS51125 is shut off including LDOs. This is nonlatch protection.

#### <span id="page-21-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Enable and Soft-Start**

EN0 is the control pin of VREG5, VREG3 and VREF regulators. Bring this node down to GND disables those three regulators and minimize the shutdown supply current to 10 μA. Pulling this node up to 3.3 V or 5 V will turn the three regulators on to standby mode. The two switch mode power supplies (channel-1, channel-2) become ready to enable at this standby mode. The TPS51125 has an internal, 1.6 ms, voltage servo softstart for each channel. When the ENTRIPx pin becomes higher than the enable threshold voltage, which is typically 430 mV, an internal DAC begins ramping up the reference voltage to the PWM comparator. Smooth control of the output voltage is maintained during start up. As TPS51125 shares one DAC with both channels, if ENTRIPx pin becomes higher than the enable threshold voltage while another channel is starting up, soft start is postponed until another channel soft start has completed. If both of ENTRIP1 and ENTRIP2 become higher than the enable threshold voltage at a same time (within 60 μs), both channels start up at same time.



#### **Table 2. Enabling State**



### <span id="page-22-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-22-1"></span>**8.1 Application Information**

The TPS51125 is typically used as a dual-synchronous buck controller, which convert an input voltage ranging from 5.5 V to 28 V, to output voltage 5 V and 3.3 V respectively, targeted for notebook system-power supply solutions.

#### **8.2 Typical Application**

<span id="page-22-2"></span>

**Figure 34. 5-V/8-A, 3.3-V/8-A Application Circuit (245-kHz/305-kHz Setting)**

#### **8.2.1 Design Requirements**

| <b>PARAMETER</b>         | <b>VALUE</b>  |
|--------------------------|---------------|
| Input voltage range      | 5.5 V to 28 V |
| Channel 1 output voltage | 5 V           |
| Channel 1 output current | 8 A           |
| Channel 2 output voltage | 3.3V          |
| Channel 2 output current | 8 A           |

**Table 3. Design Parameters**

#### **8.2.2 Detailed Design Procedure**

**Table 4. List of Materials for 5-V / 8-A, 3.3-V / 8-A Application Circuit**

| <b>SYMBOL</b>                      | <b>SPECIFICATION</b>              | <b>MANUFACTURER</b> | <b>PART NUMBER</b> |  |
|------------------------------------|-----------------------------------|---------------------|--------------------|--|
| C1, C2, C8, C9                     | 10 µ F, 25 V                      | Taiyo Yuden         | TMK325BJ106MM      |  |
| C <sub>3</sub>                     | 10 µF, 6.3 V                      | <b>TDK</b>          | C2012X5R0J106K     |  |
| C <sub>11</sub>                    | 33 µF, 6.3 V                      | <b>TDK</b>          | C3216X5RBJ336M     |  |
| C5, C10                            | 330 µF, 6.3 V, 25 m $\Omega$      | Sanyo               | 6TPE330ML          |  |
| L1, L2                             | 3.3 µH, 15.6 A, 5.92<br>$m\Omega$ | <b>TOKO</b>         | FDA1055-3R3M       |  |
| Q1, Q3                             | 30 V, 9.5 m $\Omega$              | IR                  | <b>IRF7821</b>     |  |
| $\sqrt{1}$ Q2, Q4 $\left(1\right)$ | 30 V, 12 m $\Omega$               | Fairchild           | <b>FDS6690AS</b>   |  |

(1) Please use MOSFET with integrated Schottky barrier diode (SBD) for low side, or add SBD in parallel with normal MOSFET.

#### *8.2.2.1 Determine Output Voltage*

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in [Figure](#page-17-0) 31. R1 is connected between VFBx pin and the output, and R2 is connected betwen the VFBx pin and GND. Recommended R2 value is from 10 k $\Omega$  to 20 k $\Omega$ . Determine R1 using equation as below.

$$
R1 = \frac{(V_{OUT} - 2.0)}{2.0} \times R2
$$
 (5)

#### *8.2.2.2 Choose the Inductor*

R1 =  $\frac{(V_{\text{OUT}} - 2.0)}{2.0} \times R2$ <br>
2 Choose the Inductor<br>
nductance value should be determined to give the ripple current. Larger ripple current increases output ripple volt<br>
tion.<br>
L =  $\frac{1}{2}$   $\frac{V_{\text{IN(max}} - V_{\text{OUT}}V_{\text{OUT$ The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves S/N ratio and helps stable operation.

$$
L = \frac{1}{I_{\text{IND}(ripple)} \times f} \times \frac{V_{\text{IN}(max)} - V_{\text{OUT}}V_{\text{OUT}}}{V_{\text{IN}(max)}} = \frac{3}{I_{\text{OUT}(max)} \times f} \times \frac{V_{\text{IN}(max)} - V_{\text{OUT}}V_{\text{NOT}}}{V_{\text{IN}(max)}}
$$
(6)

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated as follows.

$$
I_{IND(peak)} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{L \times f} \times \frac{(V_{IN(max)} - V_{OUT}) \times V_{OUT}}{V_{IN(max)}}
$$
(7)

#### *8.2.2.3 Choose the Output Capacitors*

<span id="page-23-0"></span>Organic semiconductor capacitors or specialty polymer capacitors are recommended. Determine ESR to meet required ripple voltage. A quick approximation is as shown in [Equation](#page-23-0) 8.

$$
ESR = \frac{V_{OUT} \times 20 (mV) \times (1-D)}{2(V) \times I_{RIPPLE}} = \frac{20 (mV) \times L \times f}{2(V)}
$$

where

D is the duty cycle

the required output ripple slope is approximately 20 mV per  $t_{SW}$  (switching period) in terms of VFB terminal voltage voltage (8)

#### *8.2.2.4 Choose the Low-Side MOSFET*

It is highly recommended that the low-side MOSFET should have an integrated Schottky barrier diode, or an external Schottky barrier diode in parallel to achieve stable operation.



#### **8.2.3 Application Curves**





**[TPS51125](http://www.ti.com/product/tps51125?qgpn=tps51125)**





## <span id="page-26-0"></span>**9 Power Supply Recommendations**

The TPS51125 is designed to operate from input supply voltage in the range of 5.5 V to 28 V, make sure power supply voltage in this range.

# <span id="page-26-1"></span>**10 Layout**

### <span id="page-26-2"></span>**10.1 Layout Guidelines**

Consider these points before starting layout work using the TPS51125.

- TPS51125 has only one GND pin and special care of GND trace design makes operation stable, especially when both channels operate. Group GND terminals of output voltage divider of both channels and the VREF capacitor as close as possible, connect them to an inner GND plane with PowerPad, overcurrent setting resistor, EN0 pull-down resistor and EN0 bypass capacitor as shown in the thin GND line of [Figure](#page-27-1) 43. This trace is named Signal Ground (SGND). Group ground terminals of VIN capacitor(s), VOUT capacitor(s) and source of low-side MOSFETs as close as possible, and connect them to another inner GND plane with GND pin of the device, GND terminal of VREG3 and VREG5 capacitors and 15-V charge-pump circuit as shown in the bold GND line of [Figure](#page-27-1) 43. This trace is named Power Ground (PGND). SGND should be connected to PGND at the middle point between ground terminal of VOUT capacitors.
- Inductor, VOUT capacitor(s), VIN capacitor(s) and MOSFETs are the power components and should be placed on one side of the PCB (solder side). Power components of each channel should be at the same distance from the TPS51125. Other small signal parts should be placed on another side (component side). Inner GND planes above should shield and isolate the small signal traces from noisy power lines.
- PCB trace defined as LLx node, which connects to source of high-side MOSFET, drain of low-side MOSFET and high-voltage side of the inductor, should be as short and wide as possible.
- VREG5 requires capacitance of at least 33 μF and VREG3 requires capacitance of at most 10 μF. VREF requires a 220-nF ceramic bypass capacitor which should be placed close to the device and traces should be no longer than 10 mm.
- Connect the overcurrent setting resistors from ENTRIPx to SGND and close to the device, right next to the device if possible.
- The discharge path (VOx) should have a dedicated trace to the output capacitor; separate from the output voltage sensing trace. When LDO5 is switched over Vo1 trace should be 1.5 mm with no loops. When LDO3 is switched over and loaded Vo2 trace should also be 1.5 mm with no loops. There is no restriction for just monitoring Vox. Make the feedback current setting resistor (the resistor between VFBx to SGND) close to the device. Place on the component side and avoid vias between this resistor and the device.
- Connections from the drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65-mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- All sensitive analog traces and components such as VOx, VFBx, VREF, GND, ENO, ENTRIPx, PGOOD, TONSEL and SKIPSEL should be placed away from high-voltage switching nodes such as LLx, DRVLx, DRVHx and VCLK nodes to avoid coupling.
- Traces for VFB1 and VFB2 should be short and laid apart each other to avoid channel to channel interference.
- In order to effectively remove heat from the package, prepare thermal land and solder to the package's thermal pad. Three by three or more vias with a 0.33-mm (13 mils) diameter connected from the thermal land to the internal ground plane should be used to help dissipation. This thermal land underneath the package should be connected to SGND, and should NOT be connected to PGND.

Texas **NSTRUMENTS** 

#### **10.2 Layout Example**

<span id="page-27-0"></span>

<span id="page-27-1"></span>**Figure 43. Ground System**



#### **Layout Example (continued)**



**EXAS NSTRUMENTS** 

## <span id="page-29-0"></span>**11 Device and Documentation Support**

#### <span id="page-29-1"></span>**11.1 Device Support**

#### **11.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### <span id="page-29-2"></span>**11.2 Trademarks**

D-CAP is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-29-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-29-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

#### <span id="page-29-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Oct-2014



\*All dimensions are nominal



# **MECHANICAL DATA**



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. А.

- **B.** This drawing is subject to change without notice.
- Quad Flatpack, No-Leads (QFN) package configuration. С.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



#### RGE  $(S - PVQFN - N24)$

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### **NOTES:** A. All linear dimensions are in millimeters



# RGE (S-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD



**NOTES:** 

- A. All linear dimensions are in millimeters.
	- This drawing is subject to change without notice. В.
	- Publication IPC-7351 is recommended for alternate designs.  $C.$
	- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
	- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
	- $F_{\rm s}$ Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated

# [www.s-manuals.com](http://www.s-manuals.com)