

[Sample &](http://www.ti.com/product/TPS54332?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy

<span id="page-0-3"></span>

#### **[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)**

-JANUARY 2009-REVISED NOVEMBER 2014

Support & **[Community](http://www.ti.com/product/TPS54332?dcmp=dsproject&hqs=support&#community)** 

22

# **TPS54332 3.5-A, 28-V, 1-MHz, Step-Down DC-DC Converter With Eco-Mode™**

**Technical** [Documents](http://www.ti.com/product/TPS54332?dcmp=dsproject&hqs=td&#doctype2)

- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- Available in Thermally Enhanced 8-Pin SOIC is a serient of an overload condition. The TPS5433<br>2010 available in an 8-pin SOIC PowerPAD™ package.
- **Supported by WEBENCH<sup>™</sup> Tool**  $(*http://www.ti.com/lsds/ti/analog/webench/overvie*)$ [w.page](http://www.ti.com/lsds/ti/analog/webench/overview.page))

- Consumer Applications such as Set-Top Boxes, CPE Equipment, LCD Displays, Peripherals, and Battery Chargers
- Industrial and Car Audio Power Supplies
- 5-V, 12-V and 24-V Distributed Power Systems

#### **Simplified Schematic Efficiency**



#### <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/TPS54332?dcmp=dsproject&hqs=sw&#desKit)** 

<span id="page-0-2"></span>The TPS54332 is a 28-V, 3.5-A non-synchronous<br>Adjustable Quinct Voltage Range buck converter that integrates a low-R<sub>DS(on)</sub> high-side buck converter that integrates a low-R<sub>DS(on)</sub> high-side<br>MOSFET. To increase efficiency at light loads, a<br>Integrated 80-mΩ High-Side MOSFET Supports pulse-skipping. Fco-Mode feature is automatically • Integrated 80-mΩ High-Side MOSFET Supports pulse-skipping Eco-Mode feature is automatically activated. Furthermore, the 1-μA shutdown supply High Efficiency at Light Loads With a Pulse-<br>current allows the device to be used in battery-Skipping Eco-Mode™ internal slope compensations. Current mode control with<br>
Fixed 1-MHz Switching Frequency external • Fixed 1-MHz Switching Frequency<br>
• Fixed 1-µA Shutdown Quiescent Current count while allowing the use count while allowing the use of ceramic output Adjustable Slow-Start Limits Inrush Currents capacitors. A resistor divider programs the hysteresis<br>Chromework LIVI O Thresheld Programmable UVLO Threshold<br>transient protection circuit limits voltage overshoots<br>during start-up and transient conditions. A cycle-byduring start-up and transient conditions. A cycle-by-• Cycle-by-Cycle Current Limit, Frequency Foldback cycle current limit scheme, frequency foldback and and Thermal Shutdown Protection thermal shutdown protect the device and the load in<br>Available in Thermally Enhanced 8 Din SOIC the event of an overload condition. The TPS54332 is





<span id="page-0-4"></span><span id="page-0-0"></span>**1)** For all available packages, see the orderable addendum at the end of the datasheet.



## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





#### **Changes from Original (March 2007) to Revision A Page**

• Changed the ABSOLUTE MAXIMUM RATINGS table, Input Voltage - EN pin max value From: 5V to 6V.......................... [4](#page-3-4)

## <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



## <span id="page-3-0"></span>**6 Specifications**

#### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

<span id="page-3-4"></span>

(1) Stresses beyond those listed under *[Absolute Maxmium Ratings](#page-3-1)* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-3-3) [Operating Conditions](#page-3-3)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### <span id="page-3-2"></span>**6.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)





#### <span id="page-4-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

SLVS875C – JANUARY 2009 –REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**

# <span id="page-5-0"></span>**6.5 Electrical Characteristics**

 $T_J = -40^{\circ}$ C to 150°C, VIN = 3.5 V to 28 V (unless otherwise noted)



(1) Specified by design

## <span id="page-5-1"></span>**6.6 Switching Characteristics**



(1) Specified by design



#### **6.7 Typical Characteristics: Characterization Curves**

<span id="page-6-0"></span>

#### **Typical Characteristics: Characterization Curves (continued)**



## **6.8 Typical Characteristics: Supplemental Application Curves**

<span id="page-7-0"></span>



## <span id="page-8-0"></span>**7 Detailed Description**

#### <span id="page-8-1"></span>**7.1 Overview**

The TPS54332 is a 28-V, 3.5-A, step-down (buck) converter with an integrated high-side, N-channel MOSFET. To improve performance during line and load transients, the device implements a constant-frequency, current mode control, which reduces output capacitance and simplifies external frequency compensation design. The TPS54332 has a pre-set switching frequency of 1 MHz.

The TPS54332 needs a minimum input voltage of 3.5 V to operate normally. The EN pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the pullup current provides a default condition when the EN pin is floating for the device to operate. The operating current is 82 μA typically when not switching and under no load. When the device is disabled, the supply current is 1 μA typically.

The integrated 80-mΩ high-side MOSFET allows for high-efficiency power supply designs with continuous output currents up to 3.5 A.

The TPS54332 reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by an external capacitor on the BOOT to PH pin. The boot capacitor voltage is monitored by an UVLO circuit and will turn the high-side MOSFET off when the voltage falls below a preset threshold of 2.1 V typically. The output voltage can be stepped down to as low as the reference voltage.

By adding an external capacitor, the slow-start time of the TPS54332 can be adjustable which enables flexible output filter selection.

To improve the efficiency at light load conditions, the TPS54332 enters a special pulse-skipping Eco-Mode when the peak inductor current drops below 160 mA typically.

The frequency foldback reduces the switching frequency during start-up and over current conditions to help control the inductor current. The thermal shutdown gives the additional protection under fault conditions.

**[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)** SLVS875C – JANUARY 2009 –REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**

#### <span id="page-9-1"></span>**7.2 Functional Block Diagram**



#### <span id="page-9-0"></span>**7.3 Feature Description**

#### **7.3.1 Fixed Frequency PWM Control**

The TPS54332 uses a fixed-frequency, peak-current mode control. The internal switching frequency of the TPS54332 is fixed at 1 MHz.

#### **7.3.2 Voltage Reference (Vref)**

The voltage reference system produces a  $\pm 2\%$  initial accuracy voltage reference ( $\pm 3.5\%$  over temperature) by scaling the output of a temperature stable band-gap circuit. The typical voltage reference is designed at 0.8 V.

#### **7.3.3 Bootstrap Voltage (BOOT)**

The TPS54332 has an integrated boot regulator and requires a 0.1-μF ceramic capacitor between the BOOT and PH pin to provide the gate drive voltage for the high-side MOSFET. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage. To improve dropout, the TPS54332 is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than 2.1 V typically.

#### **7.3.4 Enable and Adjustable Input Undervoltage Lockout (VIN UVLO)**

The EN pin has an internal pullup current source that provides the default condition of the TPS54332 operating when the EN pin floats.



#### **Feature Description (continued)**

The TPS54332 is disabled when the VIN pin voltage falls below internal VIN UVLO threshold. TI recommends using an external VIN UVLO to add Hysteresis unless VIN is greater than  $(V_{\text{OUT}} + 2 V)$ . To adjust the VIN UVLO with Hysteresis, use the external circuitry connected to the EN pin as shown in [Figure 11](#page-10-0). Once the EN pin voltage exceeds 1.25 V, an additional 3 μA of hysteresis is added. Use [Equation 1](#page-10-1) and [Equation 2](#page-10-2) to calculate the resistor values needed for the desired VIN UVLO threshold voltages. The V $_{\text{START}}$  is the input start threshold voltage, the V<sub>STOP</sub> is the input stop threshold voltage and the V<sub>EN</sub> is the enable threshold voltage of 1.25 V. The  $V<sub>STOP</sub>$  should always be greater than 3.5 V.



**Figure 11. Adjustable Input Undervoltage Lockout**

<span id="page-10-1"></span><span id="page-10-0"></span>
$$
Ren1 = \frac{V_{START} - V_{STOP}}{3 \mu A}
$$
\n
$$
Ren2 = \frac{V_{EN}}{V_{START} - V_{EN}} + 1 \mu A
$$
\n(1)

#### <span id="page-10-2"></span>**7.3.5 Programmable Slow-Start Using SS Pin**

TI highly recommends programing the slow-start time externally because no slow-start time is implemented internally. The TPS54332 effectively uses the lower voltage of the internal voltage reference or the SS pin voltage as the power supply's reference voltage fed into the error amplifier and will regulate the output accordingly. A capacitor  $(C_{SS})$  on the SS pin-to-ground implements a slow-start time. The TPS54332 has an internal pullup current source of 2 μA that charges the external slow-start capacitor. The equation for the slow-start time (10% to 90%) is shown in [Equation 3](#page-10-3). The V<sub>ref</sub> is 0.8V and the I<sub>SS</sub> current is 2  $\mu$ A.

$$
T_{SS}(ms) = \frac{C_{SS}(nF) \times V_{ref}(V)}{I_{SS}(\mu A)}
$$
(3)

<span id="page-10-3"></span>The slow-start time should be set between 1 ms to 10 ms to ensure good start-up behavior. The slow-start capacitor should be no more than 27 nF.

If during normal operation, the input voltage drops below the VIN UVLO threshold, or the EN pin is pulled below 1.25 V, or a thermal shutdown event occurs, the TPS54332 stops switching.

#### **7.3.6 Error Amplifier**

The TPS54332 has a transconductance amplifier for the error amplifier. The error amplifier compares the VSENSE voltage to the internal effective voltage reference presented at the input of the error amplifier. The transconductance of the error amplifier is 92 μA/V during normal operation. Frequency compensation components are connected between the COMP pin and ground.

#### **7.3.7 Slope Compensation**

In order to prevent the sub-harmonic oscillations when operating the device at duty cycles greater than 50%, the TPS54332 adds a built-in slope compensation which is a compensating ramp to the switch current signal.



#### **Feature Description (continued)**

#### **7.3.8 Current Mode Compensation Design**

To simplify design efforts using the TPS54332, the typical designs for common applications are listed in [Table 1](#page-11-0). For designs using ceramic output capacitors, proper derating of ceramic output capacitance is recommended when doing the stability analysis. This is because the actual ceramic capacitance drops considerably from the nominal value when the applied voltage increases. Advanced users may refer to the *[Detailed Design Procedure](#page-14-0)* in the *[Application and Implementation](#page-13-0)* section for the detailed guidelines, or use the WEBENCH tool [\(http://www.ti.com/lsds/ti/analog/webench/overview.page](http://www.ti.com/lsds/ti/analog/webench/overview.page)).

<span id="page-11-0"></span>

| <b>VIN</b><br>(V) | V <sub>OUT</sub><br>(V) | $\mathsf{F}_\mathsf{sw}$<br>(kHz) | ⊾ം<br>(µH) | $C_{\rm o}$                 | $R_{O1}$<br>$(k\Omega)$ | $R_{O2}$<br>$(k\Omega)$ | C <sub>2</sub><br>(pF) | C <sub>1</sub><br>(pF) | $R_3$<br>$(k\Omega)$ |
|-------------------|-------------------------|-----------------------------------|------------|-----------------------------|-------------------------|-------------------------|------------------------|------------------------|----------------------|
| 12                |                         | 1000                              | 3.3        | Ceramic 22-uF               | 10                      | 1.91                    | 18                     | 470                    | 24.9                 |
| 12                | 3.3                     | 1000                              | 2.7        | Ceramic $22$ -uF $\times$ 2 | 10                      | 3.24                    | 18                     | 1800                   | 39.2                 |
| 12                |                         | 1000                              | 3.3        | Aluminum 330-uF / 160-mohm  | 10                      | 1.91                    | 22                     | 47                     | 10                   |
| 12                | 3.3                     | 1000                              | 2.7        | Aluminum 330-uF / 160-mohm  | 10                      | 3.24                    | 39                     | 100                    | 29.4                 |

**Table 1. Typical Designs (Referring to Simplified Schematic on Page 1)**

#### **7.3.9 Overcurrent Protection and Frequency Shift**

The TPS54332 implements current mode control that uses the COMP pin voltage to turn off the high-side MOSFET on a cycle-by-cycle basis. Every cycle, the switch current and the COMP pin voltage are compared; when the peak inductor current intersects the COMP pin voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, causing the switch current to increase. The COMP pin has a maximum clamp internally, which limit the output current.

The TPS54332 provides robust protection during short circuits. There is potential for overcurrent runaway in the output inductor during a short circuit at the output. The TPS54332 solves this issue by increasing the off-time during short circuit conditions by lowering the switching frequency. The switching frequency is divided by 8, 4, 2, and 1 as the voltage ramps from 0 V to 0.8 V on VSENSE pin. The relationship between the switching frequency and the VSENSE pin voltage is shown in [Table 2](#page-11-1).



#### **Table 2. Switching Frequency Conditions**

#### <span id="page-11-1"></span>**7.3.10 Overvoltage Transient Protection**

The TPS54332 incorporates an overvoltage transient protection (OVTP) circuit to minimize output voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP circuit includes an overvoltage comparator to compare the VSENSE pin voltage and internal thresholds. When the VSENSE pin voltage goes above 109%  $\times$  V<sub>ref</sub>, the high-side MOSFET will be forced off. When the VSENSE pin voltage falls below 107%  $\times$  V<sub>ref</sub>, the high-side MOSFET will be enabled again.

#### **7.3.11 Thermal Shutdown**

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 165°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 165°C, the device reinitiates the power-up sequence.



#### <span id="page-12-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Operation With VIN < 3.5 V**

The device is recommended to operate with input voltages above 3.5 V. The typical VIN UVLO threshold is not specified and the device may operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage, the device will not switch. If EN is externally pulled up or left floating, when VIN passes the UVLO threshold the device will become active. Switching will commenced when the soft-start sequence is initiated.

#### **7.4.2 Operation With EN Control**

The enable threshold voltage is 1.25 V typical. With EN held below that voltage the device is disabled and switching is inhibited even if VIN is above its UVLO threshold. The IC quiescent current is reduced in this state. If the EN voltage is increased above the threshold while VIN is above its UVLO threshold, the device becomes active. Switching is enabled, and the slow-start sequence is initiated.

#### **7.4.3 Eco-Mode**

The device is designed to operate in pulse-skipping Eco-Mode at light-load currents to boost light-load efficiency. When the peak inductor current is lower than pulse skip threshold, the COMP pin voltage falls to 0.5 V (typical) and the device enters Eco-Mode . When the device is in Eco-Mode, the COMP pin voltage is clamped at 0.5 V internally which prevents the high-side integrated MOSFET from switching. The peak inductor current must rise above 160 mA for the COMP pin voltage to rise above 0.5 V and exit Eco-Mode. Because the integrated current comparator catches the peak inductor current only, the average load current entering Eco-Mode varies with the applications and external output filters.



## <span id="page-13-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-13-1"></span>**8.1 Application Information**

The TPS54332 is typically used as step down converters, which convert a voltage from 3.5 V - 28 V to a lower voltage. WEBENCH software is available to aid in the design and analysis of circuits.



## **8.2 Typical Application**

<span id="page-13-2"></span>



#### <span id="page-13-4"></span><span id="page-13-3"></span>**8.2.1 Design Requirements**

For this design example, use the following as the input parameters:





#### www.ti.com

#### <span id="page-14-0"></span>8.2.2 Detailed Design Procedure

The following design procedure can be used to select component values for the TPS54332. Alternately, the WEBENCH Tool may be used to generate a complete design. The WEBENCH Tool uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

#### 8.2.2.1 Switching Frequency

The switching frequency for the TPS54332 is fixed at 1 MHz.

#### 8.2.2.2 Output Voltage Set Point

<span id="page-14-1"></span>The output voltage of the TPS54332 is externally adjustable using a resistor divider network. In the application circuit of Figure 12, this divider network is comprised of R5 and R6. The relationship of the output voltage to the resistor divider is given by Equation 4 and Equation 5.

$$
R6 = \frac{R5 \times V_{REF}}{V_{OUT} - V_{REF}}
$$
\n
$$
V_{OUT} = V_{REF} \times \left[\frac{R5}{R6} + 1\right]
$$
\n(4)

<span id="page-14-2"></span>Choose R5 to be approximately 10 k $\Omega$ . Slightly increasing or decreasing R5 can result in closer output voltage matching when using standard value resistors. In this design,  $R4 = 10.2$  k $\Omega$  and  $R = 4.75$  k $\Omega$ , resulting in a 2.5-V output voltage.

#### 8.2.2.3 Input Capacitors

The TPS54332 requires an input decoupling capacitor and depending on the application, a bulk-input capacitor. The typical recommended value for the decoupling capacitor is 10 µF. A high-quality ceramic type X5R or X7R is recommended. The voltage rating should be greater than the maximum input voltage. A smaller value may be used as long as all other requirements are met; however 10 µF has been shown to work well in a wide variety of circuits. Additionally, some bulk capacitance may be needed, especially if the TPS54332 circuit is not located within about 2 inches from the input voltage source. The value for this capacitor is not critical but should be rated to handle the maximum input voltage including ripple voltage, and should filter the output so that input ripple voltage is acceptable. For this design, a single 10-µF capacitor is used for the input decoupling capacitor. It is X5R dielectric rated for 25 V. The equivalent series resistance (ESR) is approximately 3 mΩ, and the current rating is 3 A.

<span id="page-14-3"></span>This input ripple voltage can be approximated by Equation 6.

$$
\Delta V_{IN} = \frac{I_{OUT(MAX)} \times 0.25}{C_{BULK} \times f_{SW}} + (I_{OUT(MAX)} \times ESR_{MAX})
$$
\n(6)

Where  $I_{\text{OUT}(MAX)}$  is the maximum load current,  $f_{\text{SW}}$  is the switching frequency (derated by a factor of 0.8), C<sub>BULK</sub> is the bulk capacitor value and  $ESR_{MAX}$  is the maximum series resistance of the bulk capacitor.

<span id="page-14-4"></span>The maximum RMS imput ripple current also needs to be checked. For worst case conditions, this can be approximated by Equation 7.

$$
I_{\text{CIN}} = \frac{I_{\text{OUT}(MAX)}}{2} \tag{7}
$$

In this case, the input ripple voltage would be 98 mV and the RMS ripple current would be 1.75 A. It is also important to note that the actual input voltage ripple will be greatly affected by parasitic associated with the layout and the output impedance of the voltage source. The actual input voltage ripple for this circuit is shown in Design Parameters and is larger than the calculated value. This measured value is still below the specified input limit of 200 mV. The maximum voltage across the input capacitors would be VIN max plus  $\Delta$ VIN/2. The chosen bypass capacitor is rated for 25 V and the ripple current capacity is greater than 3 A, providing ample margin. It is important that the maximum ratings for voltage and current are not exceeded under any circumstance.

Copyright © 2009-2014, Texas Instruments Incorporated



#### 8.2.2.4 Output Filter Components

Two components need to be selected for the output filter, the output inductor L1 and the output capacitance. Since the TPS54332 is an externally compensated device, a wide range of filter component types and values can be supported.

#### 8.2.2.5 Inductor Selection

<span id="page-15-0"></span>To calculate the minimum value of the output inductor, use Equation 8.

$$
L_{MIN} = \frac{V_{OUT(MAX)} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times F_{SW} \times 0.8}
$$
\n(8)

K<sub>IND</sub> is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general, this value is at the discretion of the designer; however, the following guidelines may be used. For designs using low-ESR output capacitors such as ceramics, a value as high as  $K_{ND} = 0.4$  may be used. When using higher ESR output capacitors,  $K_{NSD} = 0.2$  yields better results.

For this design example, use  $K_{\text{IND}}$  = 0.3 and the minimum inductor value is calculated to be 2.48 µH. For this design, a I 2.5-µH inductor is chosen.

<span id="page-15-1"></span>For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The peak-to-peak inductor current is calculated using Equation 9.

$$
I_{LPP} = \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times L_{OUT} \times f_{SW} \times 0.8}
$$
\n(9)

<span id="page-15-2"></span>The RMS inductor current can be found from Equation 10.

$$
I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \right)^2}
$$
(10)

<span id="page-15-3"></span>And the peak inductor current can be determined with Equation 11.

$$
I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}
$$
\n(11)

 $(12)$ 

For this design, the RMS inductor current is 3.51 A and the peak inductor current is 4.15 A. The chosen inductor is a Coilcraft MSS1038-252NX\_2.5-µH. It has a saturation current rating of 7.62 A and an RMS current rating of 6.55 A, meeting these requirements. Smaller or larger inductor values can be used depending on the amount of ripple current the designer wishes to allow so long as the other design requirements are met. Larger value inductors will have lower AC current and result in lower output voltage ripple, while smaller inductor values will increase ac current and output voltage ripple. In general, inductor values for use with the TPS54332 are in the range of 1 µH to 47 µH.

#### 8.2.2.6 Capacitor Selection

The important design factors for the output capacitor are DC voltage rating, ripple current rating, and equivalent series resistance (ESR). The DC voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed-loop crossover frequency of the design and LC corner frequency of the output filter. In general, it is desirable to keep the closed-loop crossover frequency at less than 1/5 of the switching frequency. With highswitching frequencies such as the 1 MHz frequency of this design, internal circuit limitations of the TPS54332 limit the practical maximum crossover frequency to about 75 kHz. In general, the closed-loop crossover frequency should be higher than the corner frequency determined by the load impedance and the output capacitor. This limits the minimum capacitor value for the output filter to:



(13)

$$
C_{O_{\text{MIN}}} = 1/(2 \times \pi \times R_O \times F_{CO_{\text{MAX}}})
$$

Where R<sub>O</sub> is the output load impedance (V<sub>O</sub>/I<sub>O</sub>) and f<sub>CO</sub> is the desired crossover frequency. For a desired maximum crossover of 75 kHz the minimum value for the output capacitor is around 3.2 μF. This may not satisfy the output ripple voltage requirement. The output ripple voltage consists of two components; the voltage change due to the charge and discharge of the output filter capacitance and the voltage change due to the ripple current times the ESR of the output filter capacitor. The output ripple voltage can be estimated by:

$$
V_{OPP} = I_{LPP} \left[ \frac{(D - 0.5)}{4 \times F_{SW} \times C_O} + R_{ESR} \right]
$$
\n(14)

Where  $C_O$  is the total effective output capacitance.

The maximum ESR of the output capacitor can be determined from the amount of allowable output ripple as specified in the initial design parameters. The contribution to the output ripple voltage due to ESR is the inductor ripple current times the ESR of the output filter, so the maximum specified ESR as listed in the capacitor data sheet is given by [Equation 15.](#page-16-0)

$$
ESR_{\text{max}} = \frac{V_{\text{OPPMAX}}}{I_{\text{LPP}}} - \frac{(D - 0.5)}{4 \times F_{\text{SW}} \times C_{\text{O}}}
$$
(15)

<span id="page-16-1"></span><span id="page-16-0"></span>Where  $V_{\text{OPPMAX}}$  is the desired maximum peak-to-peak output ripple. The maximum RMS ripple current in the output capacitor is given by [Equation 16.](#page-16-1)

$$
I_{\text{COUT(RMS)}} = \frac{1}{\sqrt{12}} \times \left( \frac{V_{\text{OUT}} \times (V_{\text{IN(MAX)}} - V_{\text{OUT}})}{V_{\text{IN(MAX)}} \times L_{\text{OUT}} \times F_{\text{SW}} \times N_{\text{C}}} \right)
$$
(16)

The minimum switching frequency should be used in the above equations (derated by a factor of 0.8). For this design example, two 47-μF ceramic output capacitors are chosen for C2 and C3. These are rated at 10 V with a maximum ESR of 3 mΩ and a ripple current rating in excess of 3 A. The calculated total RMS ripple current is 300 mA (150 mA each) and the total ESR required is 20 m $\Omega$  or less. These output capacitors exceed the requirements by a wide margin and will result in a reliable, high-performance design. it is important to note that the actual capacitance in circuit may be less than the catalog value when the output is operating at the desired output of 2.5 V. 10-V rated capacitors are used to minimize the this reduction in capacitance due to dc voltage on the output. The selected output capacitor must be rated for a voltage greater than the desired output voltage plus ½ the ripple voltage. Any derating amount must also be included. Other capacitor types work well with the TPS54332, depending on the needs of the application.

#### *8.2.2.7 Compensation Components*

The external compensation used with the TPS54332 allows for a wide range of output filter configurations. A large range of capacitor values and types of dielectric are supported. The design example uses ceramic X5R dielectric output capacitors, but other types are supported.

A Type II compensation scheme is recommended for the TPS54332. The compensation components are chosen to set the desired closed-loop crossover frequency and phase margin for output filter components. The type II compensation has the following characteristics; a DC gain component, a low-frequency pole, and a midfrequency zero or pole pair.

<span id="page-16-2"></span>The DC gain is determined by [Equation 17.](#page-16-2)

$$
G_{DC} = \frac{V_{ggm} \times V_{REF}}{V_{O}}
$$

Where:

$$
V_{\text{ggm}} = 800
$$
  

$$
V_{\text{REF}} = 0.8 \text{ V}
$$

The low-frequency pole is determined by [Equation 18.](#page-17-0)

Product Folder Links: *[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)*

<span id="page-17-0"></span>SLVS875C – JANUARY 2009 –REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**

 $F_{\rm PO} = 1/(2 \times \pi \times R_{\rm OO} \times C_7)$ 

 $R<sub>OA</sub>$  = 8.696 MΩ.

**[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)**

<span id="page-17-1"></span>The mid-frequency zero is determined by [Equation 19](#page-17-1).

$$
F_{Z1} = 1/(2 \times \pi \times R_Z \times C_Z)
$$
\n<sup>(19)</sup>

<span id="page-17-2"></span>And, the mid-frequency pole is given by [Equation 20.](#page-17-2)

$$
F_{P1} = 1/(2 \times \pi \times R_Z \times C_P)
$$
 (20)

The first step is to choose the closed-loop crossover frequency. The closed-loop crossover frequency should be less than 1/8 of the minimum operating frequency, but for the TPS54332 it is recommended that the maximum closed-loop crossover frequency be not greater than 75 kHz. Next, the required gain and phase boost of the crossover network needs to be calculated. By definition, the gain of the compensation network must be the inverse of the gain of the modulator and output filter. For this design example, where the ESR zero is much higher than the closed-loop crossover frequency, the gain of the modulator and output filter can be approximated by [Equation 21](#page-17-3).

$$
Gain = -20 \log(2 \times \pi \times R_{SENSE} \times F_{CO} \times C_0)
$$
\n(21)

Where:

 $R_{\text{SENSE}} = 1 \Omega / 12$  $F_{CO}$  = Closed-loop crossover frequency  $C<sub>O</sub>$  = Output capacitance

The phase loss is given by [Equation 22](#page-17-4).

<span id="page-17-4"></span>
$$
PL = a \tan(2 \times \pi \times F_{CO} \times R_{ESR} \times C_O) - a \tan(2 \times \pi \times F_{CO} \times R_O \times C_O) - 10dB
$$
\n(22)

Where:

 $R<sub>FSR</sub>$  = Equivalent series resistance of the output capacitor

 $R_{\Omega} = V_{\Omega}/I_{\Omega}$ 

<span id="page-17-3"></span>Gain =  $-20 \log(2 \times \pi \times R_{\text{SENSE}} \times F_{CO} \times C_O)$ <br>
Where:<br>  $R_{\text{SENSE}} = 1 \Omega / 12$ <br>  $F_{CO} = \text{Closed-loop crossover frequency}$ <br>  $C_O = \text{Output capacitance}$ <br>
The phase loss is given by Equation 22.<br>  $PL = a \tan(2 \times \pi \times F_{CO} \times R_{\text{ESR}} \times C_O) - a \tan(2 \times \pi \times F_{CO} \times R_O \times C_O) - 10 dB$ <br>
Where:<br>  $R$ The measured overall loop response for the circuit is given in Figure 20. Note that the actual closed-loop crossover frequency is higher than intended at about 25 kHz. This is primarily due to variation in the actual values of the output filter components and tolerance variation of the internal feed-forward gain circuitry. Overall the design has greater than 60 degrees of phase margin and will be completely stable over all combinations of line and load variability.

Now that the phase loss is known the required amount of phase boost to meet the phase margin requirement can be determined. The required phase boost is given by [Equation 23.](#page-17-5)

$$
PB = (PM - 90DEG) - PL
$$

<span id="page-17-5"></span>Where PM = the desired phase margin.

<span id="page-17-6"></span>A zero / pole pair of the compensation network will be placed symmetrically around the intended closed-loop frequency to provide maximum phase boost at the crossover point. The amount of separation can be determined by [Equation 24](#page-17-6) and the resultant zero and pole frequencies are given by [Equation 25](#page-17-7) and [Equation 26](#page-17-8).

<span id="page-17-8"></span><span id="page-17-7"></span>
$$
k = \text{TN}\left(\frac{PB}{2} + 45\,\text{DFG}\right)
$$
\n
$$
F_{Z1} = \frac{F_{CO}}{k}
$$
\n
$$
F_{P1} = F_{CO} \times k
$$
\n(25)

(26)

(18)

(23)



(27)

<span id="page-18-0"></span>The low-frequency pole is set so that the gain at the crossover frequency is equal to the inverse of the gain of the modulator and output filter. Due to the relationships established by the pole and zero relationships, the value of  $R_Z$  can be derived directly by [Equation 27](#page-18-0).

$$
R_Z = \frac{2 \times \pi \times F_{CO} \times V_O \times C_O \times R_{OA}}{GM_{ICOMP} \times V_{\text{gam}} \times V_{REF}}
$$

Where:

 $V_{\Omega}$  = Output voltage  $C<sub>O</sub>$  = Output capacitance  $F_{CO}$  = Desired crossover frequency  $R_{OA} = 8.696 M\Omega$  $GM_{COMP} = 12$  A/V  $V_{\text{norm}} = 800$  $V_{RFF}$  = 0.8 V

<span id="page-18-1"></span>With  $R_z$  known,  $C_z$  and  $C_P$  can be calculated using [Equation 28](#page-18-1) and [Equation 29.](#page-18-2)

$$
C_Z = \frac{1}{2 \times \pi \times F_{Z1} \times R_z}
$$
\n
$$
C_P = \frac{1}{2 \times \pi \times F_{P1} \times R_z}
$$
\n(28)

<span id="page-18-2"></span> $P_1 \times R_z$ <br>wo 47-µF output capacit<br>d value when the capac<br>output capacitance may<br>d Equation 22, the outp<br>ess<br>ase margin, Equation 23<br>n 25, and Equation 26 a<br>lculated using Equation<br>50000 × 2.5 × 82 × 10<br>12 × 800 × 0.8 For this design, the two 47-μF output capacitors are used. For ceramic capacitors, the actual output capacitance is less than the rated value when the capacitors have a DC bias voltage applied. This is the case in a dc/dc converter. The actual output capacitance may be as low as 54 μF. The combined ESR is approximately .001 Ω.

Using [Equation 21](#page-17-3) and [Equation 22](#page-17-4), the output stage gain and phase loss are equivalent as:

 $Gain = -6.94 dB$ and PL - –93.94 degrees

For 70 degrees of phase margin, [Equation 23](#page-17-5) requires 63.64 degrees of phase boost.

[Equation 24,](#page-17-6) [Equation 25,](#page-17-7) and [Equation 26](#page-17-8) are used to find the zero and pole frequencies of:

 $F_{Z1}$  = 11.57 kHz

And

 $F_{P1} = 216$  kHz

 $R<sub>7</sub>$ ,  $C<sub>7</sub>$ , and  $C<sub>P</sub>$  are calculated using [Equation 27,](#page-18-0) [Equation 28,](#page-18-1) and [Equation 29.](#page-18-2)

$$
Rz = \frac{2 \times \pi \times 50000 \times 2.5 \times 82 \times 10^{-6} \times 8.696 \times 10^{6}}{12 \times 800 \times 0.8} = 72.92 \text{ k}\Omega
$$
\n(30)

$$
Cz = \frac{1}{2 \times \pi \times 11570 \times 75000} = 183 \text{ pF}
$$
 (31)

$$
Cp = \frac{1}{2 \times \pi \times 216000 \times 75000} = 9.8 \text{ pF}
$$
 (32)

Using standard values for R3, C6, and C7 in the application schematic of [Figure 12.](#page-13-3)

 $R3 = 75$  kΩ

 $C6 = 180 pF$ 

 $C7 = 10 pF$ 

#### **[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)**

SLVS875C – JANUARY 2009 –REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**



#### *8.2.2.8 Bootstrap Capacitor*

Every TPS54332 design requires a bootstrap capacitor, C4. The bootstrap capacitor must be 0.1 μF. The bootstrap capacitor is located between the PH pins and BOOT pin. The bootstrap capacitor should be a highquality, ceramic type with X7R or X5R grade dielectric for temperature stability.

#### *8.2.2.9 Catch Diode*

The TPS54332 is designed to operate using an external catch diode between PH and GND. The selected diode must meet the absolute maximum ratings for the application: Reverse voltage must be higher than the maximum voltage at the PH pin, which is Vin(max) + 0.5 V. Peak current must be greater than IOUTMAX plus on half the peak-to-peak inductor current. Forward-voltage drop should be small for higher efficiencies. It is important to note that the catch diode conduction time is typically longer than the high-side FET on time, so attention paid to diode parameters can make a marked improvement in overall efficiency. Additionally, check that the device chosen is capable of dissipating the power losses. For this design, a Diodes, Inc. B340A is chosen, with a reverse voltage of 40 V, forward current of 3 A, and a forward voltage drop of 0.5 V.

#### *8.2.2.10 Output Voltage Limitations*

Due to the internal design of the TPS54332, there are both upper and lower output voltage limits for any given input voltage. The upper limit of the output voltage set point is constrained by the maximum duty cycle of 91% and is given by [Equation 33.](#page-19-0)

$$
V_{O(max)} = 0.91 \times ((V_{IN(min)} - I_{O(max)} \times R_{DS(on) max}) + V_D) - (I_{O(max)} \times R_L) - V_D
$$
\n(33)

Where:

 $V_{IN(min)} =$  Minimum input voltage

 $I_{O(max)}$  = Maximum load current

 $V_D$  = Catch diode forward voltage

 $R_1$  = Output inductor series resistance

The equation assumes maximum on resistance for the internal high-side FET.

<span id="page-19-0"></span> $V_{\text{O(max)}} = 0.91 \times ((V_{\text{IN(min)}} - I_{\text{O(max)}} \times R_{\text{DS(on) max}}) + V_{\text{D}}) - (I_{\text{O(max)}} \times R_{\text{L}}) - V_{\text{D}}$ <br>  $V_{\text{IN(min}} = \text{Minimum input voltage}$ <br>  $V_{\text{IN(min}} = \text{Maximum load current}$ <br>  $V_{\text{D}} = \text{Catch diode forward voltage}$ <br>  $V_{\text{L}} = \text{Output inductor series resistance}$ <br>  $V_{\text{O}(m)} = \text{Number of the internal high-side FET.}$ <br>  $V_{\text{O}(m)} = \text{Number of the internal high-side FET$ The lower limit is constrained by the minimum controllable on time which may be as high as 130 ns. The approximate minimum output voltage for a given input voltage and minimum load current is given by [Equation 32](#page-19-1).

$$
V_{O(min)} = 0.118 \times ((V_{IN(max)} - I_{Omin} \times R_{DS(on) max)} + V_D) - I_{O(min)} \times R_L) - V_D
$$
\n(34)

<span id="page-19-1"></span>Where:

 $V_{IN(max)}$  = Maximum input voltage

 $I_{O(min)} =$  Minimum load current

 $V_D$  = Catch diode forward voltage

 $R_L$  = Output inductor series resistance

This equation assumes nominal on-resistance for the high-side FET and accounts for worst case variation of operating frequency set point. Any design operating near the operational limits of the device should be carefully checked to assure proper functionality.

#### *8.2.2.11 Power Dissipation Estimate*

The following formulas show how to estimate the device power dissipation under continuous conduction mode operations. They should not be used if the device is working in the discontinuous conduction mode (DCM) or pulse-skipping Eco-Mode.

The device power dissipation includes:

- 1. Conduction loss: Pcon =  $Iout^2 \times R_{DS(0n)} \times V_{OUT}/VIN$
- 2. Switching loss: Psw = 0.55 x 10<sup>-9</sup> x VIN<sup>2</sup> x I<sub>OUT</sub> x Fsw
- 3. Gate charge loss: Pgc =  $22.8 \times 10^{-9}$  x Fsw
- 4. Quiescent current loss:  $Pq = 0.082 \times 10^{-3} \times$  VIN

#### Where:

 $I_{\text{OUT}}$  is the output current (A).



 $R_{DS(on)}$  is the on-resistance of the high-side MOSFET (Ω).  $V_{OUT}$  is the output voltage (V). VIN is the input voltage (V). Fsw is the switching frequency (Hz). So

 $Ptot = Pcon + Psw + Pgc + Pq$ 

For given  $T_A$ ,  $T_J = T_A + Rth \times Ptot$ .

For given  $T_{JMAX} = 150^{\circ}C$ ,  $T_{AMAX} = T_{JMAX} - Rth \times Ptot$ .

Where:

Ptot is the total device power dissipation (W).

 $T_A$  is the ambient temperature (°C).

 $\mathsf{T}_\mathsf{J}$  is the junction temperature (°C) .

Rth is the thermal resistance of the package (°C/W).

 $T_{JMAX}$  is maximum junction temperature (°C).

 $T<sub>AMAX</sub>$  is maximum ambient temperature (°C).

#### **[TPS54332](http://www.ti.com/product/tps54332?qgpn=tps54332)**

SLVS875C – JANUARY 2009 –REVISED NOVEMBER 2014 **[www.ti.com](http://www.ti.com)**

#### **8.2.3 Application Curves**









#### <span id="page-23-0"></span>**9 Power Supply Recommendations**

The devices are designed to operate from an input voltage supply range between 3.5 V and 28 V. This input supply should be well regulated. If the input supply is located more than a few inches from the converter additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100 μF is a typical choice.

#### <span id="page-23-1"></span>**10 Layout**

#### <span id="page-23-2"></span>**10.1 Layout Guidelines**

The VIN pin should be bypassed to ground with a low-ESR, ceramic bypass capacitor. Take care to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the anode of the catch diode. The typical recommended bypass capacitance is 10-μF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the VIN pins and the source of the anode of the catch diode. See [Figure 23](#page-24-3) for a PCB layout example. The GND D pin should be tied to the PCB ground plane at the pin of the IC. The source of the low-side MOSFET should be connected directly to the top-side PCB ground area used to tie together the ground sides of the input and output capacitors, as well as the anode of the catch diode. The PH pin should be routed to the cathode of the catch diode and to the output inductor. Since the PH connection is the switching node, the catch diode and output inductor should be located very close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. For operation at full rated load, the top-side ground area must provide adequate heat dissipating area. The TPS54332 uses a fused lead frame so that the GND pin acts as a conductive path for heat dissipation from the die. Many applications have larger areas of internal or back side ground plane available, and the top-side ground area can be connected to these areas using multiple vias under or adjacent to the device to help dissipate heat. The additional external components can be placed approximately as shown. It may be possible to obtain acceptable performance with alternate layout schemes, however this layout has been shown to produce good results and is intended as a guideline.



#### <span id="page-24-0"></span>**10.2 Layout Example**



**Figure 23. TPS54332 Board Layout**

#### <span id="page-24-3"></span><span id="page-24-1"></span>**10.3 Estimated Circuit Area**

The estimated printed circuit board area for the components used in the design of [Figure 12](#page-13-3) is 0.58 in<sup>2</sup>. This area does not include test points or connectors.

#### <span id="page-24-2"></span>**10.4 Electromagnetic Interference (EMI) Considerations**

As EMI becomes a rising concern in more and more applications, the internal design of the TPS54332 takes measures to reduce the EMI. The high-side MOSFET gate-drive is designed to reduce the PH pin voltage ringing. The internal IC rails are isolated to decrease the noise sensitivity. A package bond wire scheme is used to lower the parasitics effects.

To achieve the best EMI performance, external component selection and board layout are equally important. Follow the *[Detailed Design Procedure](#page-14-0)* to prevent potential EMI issues.

EXAS **STRUMENTS** 

## <span id="page-25-0"></span>**11 Device and Documentation Support**

#### <span id="page-25-1"></span>**11.1 Device Support**

#### **11.1.1 Development Support**

For the WEBENCH Tool, go to <http://www.ti.com/lsds/ti/analog/webench/overview.page>.

#### <span id="page-25-2"></span>**11.2 Trademarks**

Eco-Mode, PowerPAD, WEBENCH are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-25-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-25-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

#### <span id="page-25-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Sep-2014



\*All dimensions are nominal



PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE



B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.<br>F. This package complies to JEDEC MS-012 variation BA
- 

PowerPAD is a trademark of Texas Instruments.



# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: All linear dimensions are in millimeters. A.

- This drawing is subject to change without notice.  $B<sub>r</sub>$
- Publication IPC-7351 is recommended for alternate designs. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments.



# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-5/L 05/12

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters. A. This drawing is subject to change without notice.  $B<sub>1</sub>$
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated

# [www.s-manuals.com](http://www.s-manuals.com)